Quantcast
Channel: Mentor Graphics Communities: Message List
Browsing all 1329 articles
Browse latest View live

Using OneDrive for \PADS Projects\ ?

HiHas anyone experience with placing the \PADS Projects\ directory on a OneDrive location?I was wondering if there may be some compatibility issues because OneDrive is constantly synchronizing from the...

View Article


Image may be NSFW.
Clik here to view.

Re: COVER FREE AREA

  Hi Vernon, thanks for your explanation.I have tried this line $Lnew create layer 3$Lnew create polygon cellname 3 (6567500 8367500) (6567500 -8367500) (-6567500 8367500) (-6567500 -8367500) (-2347500...

View Article


Find and Replace with Wildcard or Regular Expression fails for Properties in...

Hi, I'am using X-ENTP VX.2. When I want to replace pin properties in symbol editor with wildcards it is not working for me. It is working for names only. Example: Find what: ABC0*Replace with:...

View Article

Re: Efficient method to update Capital Library connector wire fits cavity...

We have a large amount of unique connectors. I am not sure if the copy component details capability is efficient enough for what we are looking for.  Is it possible to create a plugin using the API to...

View Article

Re: Find and Replace with Wildcard or Regular Expression fails for Properties...

It appears to be a bug. Depending on what you are trying to do there may be an alternative way of doing this. Are the property names/values unique?

View Article


Re: Find and Replace with Wildcard or Regular Expression fails for Properties...

Yes, they are unique. I have tons of pins with the same prefix in both, pin name and number, and I want to copy them all and replace the prefix. I can export pins, replace pin number in a spreadsheet...

View Article

Re: Find and Replace with Wildcard or Regular Expression fails for Properties...

The simplest solution would be to use Add Properties. Select all the pins you want to change and reset the values with Add Properties configured to do so, in your example you'd set the Type to Pin and...

View Article

Image may be NSFW.
Clik here to view.

Re: Efficient method to update Capital Library connector wire fits cavity...

Robert - we make this easier using wire groups which allow you to specify a collection of wire specifications that will be similar for the 'wire fits' relationship.  However, you still need to apply...

View Article


Image may be NSFW.
Clik here to view.

Re: COVER FREE AREA

Hi Luciano, It sounds like you want a layer that occupies all the space in your design not occupied by the current layers/cells in the design. I would do a NOT operation in this case ($L NOT). Here's...

View Article


Image may be NSFW.
Clik here to view.

Manage Central Library in xDxDesigner with Integrated flow

Hello Everyone, I recently switched to integrated flow with the xDxDesigner and Pads Layout  (VX1.1). The integrated flow indeed provides lots of convenienceby centrally manage all symbols, decals and...

View Article

Image may be NSFW.
Clik here to view.

PADS 3D, custom attribute in silkscreen layer

Hi,I tried the PADS 3D function with PADS VX.2.I have a part with an attribute: "Part Number" and it value is on the silkscreen layer.Now the PADS 3D view doesn't show this attribute value.If I change...

View Article

Image may be NSFW.
Clik here to view.

Re: Hyperlynx differential impedance calculation mistake

Hello!I have noticed that you selected, in Saturn PCB, ”Edge Coupled Ext” for the Differential Layer option. This would be valid if the differential pair was on an external layer.If you select ”Edge...

View Article

Image may be NSFW.
Clik here to view.

Re: Hyperlynx differential impedance calculation mistake

Dear fiend Mircea Slanina, thank you for your attention and response !You are right, my Saturn stackup model was wrong. I looked on this as on Microstip, because it is Flexible PCB where the flexible...

View Article


Image may be NSFW.
Clik here to view.

Hyperlynx differential impedance calculation mistake

!Hi,I'm simulating an exported from Altium designer 16.1 Rigid Flex PCB board, which contains suppose to be 100 ohm diff pairs  . The Hyperlink calculates its Zdiff as 82 ohm for some reason .1. The...

View Article

Linking Different Standard Reference Schematic to Single Schematic

Hello All , We are using PADS 9.2 and we want to link different schematic to single schematic . Is it possible ? Suppose we have a standard reference schematic for every circuit diagram with the...

View Article


Clearance between Signals

Hello All , I have a doubt regarding clearance between different single ended signals . Right now we are keeping the same clearance between the traces as that of the signal trace width . For Example ....

View Article

Re: Clearance between Signals

Hello Parth, I've moved your question to the HyperLynx SI community for a quicker response. Best regards, Cathy

View Article


How do I "overlap" vias with testpoints.

The testpoints are only on the bottom side.  The company does not want to use vias for testpoints, nor do they want to have a trace go from a via to a test point (antennas).  I have been instructed to...

View Article

Image may be NSFW.
Clik here to view.

Re: How do I "overlap" vias with testpoints.

I haven't tried any of this, but it is an idea that I think may resolve your problem.1st Define your test point pad as an oval shape with an offset origin (similar to sketch included)2nd Then on your...

View Article

Image may be NSFW.
Clik here to view.

Re: COVER FREE AREA

   Hi Matthew thanks for your supportUnfortunately doesn't work correctly how I need in my gds file:  In my hierarchy.Layer 997 is like your 3Layer 998 is like your 4Layer 999 is like your 50 In my...

View Article
Browsing all 1329 articles
Browse latest View live


<script src="https://jsc.adskeeper.com/r/s/rssing.com.1596347.js" async> </script>